

July 1, 2009

# C8051F50x-F51x Revisions A-B Errata

## **Errata Status Summary**

This document summarizes all known errata with Revisions A and B of the C8051F50x-F51x devices.

| Errata<br># | Title                                 | Impact      | Status               |                   |  |
|-------------|---------------------------------------|-------------|----------------------|-------------------|--|
|             |                                       |             | Revision A<br>Device | Revision B Device |  |
| 1           | XTAL, RC and C modes not available    | Major       | Issue Exists         | Fixed             |  |
| 2           | Clock multiplier options              | Minor       | Issue Exists         | Fixed             |  |
| 3           | P4MDOUT not usable                    | Major       | Issue Exists         | Fixed             |  |
| 4           | CAN Interface 2 not available         | Minor       | Issue Exists         | Fixed             |  |
| 5           | CAN Register Bit Alignment            | Minor       | Issue Exists         | Fixed             |  |
| 6           | VDD Monitor Reset and /RST pin        | Minor       | Issue Exists         | Fixed             |  |
| 7           | SMBus SCL Timeout not available       | Minor       | Issue Exists         | Fixed             |  |
| 8           | SMBus Hardware ACK behavior           | Major       | Issue Exists         | Issue Exists      |  |
| 9           | Set FLSCL when Flash writing/erasing  | Minor       | Issue Exists         | Issue Exists      |  |
| 10          | Comparator Mode 2 Supply Current      | Information | Issue Exists         | Issue Exists      |  |
| 11          | Clock Multiplier Lock Supply Current  | Information | Issue Exists         | Issue Exists      |  |
| 12          | Serial Number SFR serialization       | Minor       | Issue Exists         | Fixed             |  |
| 13          | VDD Monitor/VDD Regulator Interaction | Minor       | Issue Exists         | Issue Exists      |  |

Impact Definition: Each erratum is marked with an impact, as defined below:

- Minor—Workaround exists without any impact to device capability.
- Major—Workaround does not exist, or the workaround limits the capabilities of the device.
- Information—The device behavior is not ideal but acceptable. Typically, the data sheet will be changed to match the device behavior.

## **Errata Details**

1. **Description**: The external crystal, RC, and C modes do not work on Revision A devices.

Impact: The only external clock option available is a CMOS clock.

**Workaround**: The internal precision oscillator or an external CMOS clock can be used as the system clock for the MCU. For systems that require the LIN or CAN peripherals, the internal oscillator is accurate enough for master mode operation.

Resolution: Fixed in Revision B.

2. **Description**: Not all clock multiplier options in the CLKMUL SFR are available on Revision A devices. On revision A, the valid settings for the MULSEL bits are Internal Oscillator x2 (00b) and External Oscillator x2 (01b). Internal Oscillator x4 (10b) and External Oscillator x4 (11b) are not available. Also,

400 West Cesar Chavez, Austin, TX 78701 (512) 416-8500 FAX (512) 416-9669 www.silabs.com C8051F50xERB070109

the MULDIV bits in CLKMUL have no effect on Revision A devices.

**Impacts**: Not all clock multiplier options are available.

**Workaround**: One of the two available options (Internal Oscillator x2 option or External Oscillator x2) will be able to generate all system clock frequencies supported by the MCU. The other clock multiplier options provide added flexibility in terms of oscillator choice but are not required.

**Resolution**: Fixed in Revision B.

3. **Description**: On Revision A devices, the P4MDOUT register does not configure the Port 4 mode. The effective value for this register is always 0x00.

**Impacts**: All Port 4 pins are always in open-drain mode and cannot be configured for push-pull mode.

**Workaround**: All digital inputs can be assigned to Port 4 and the remaining ports (Ports 0-3) can be used for any necessary push-pull outputs. If Port 4 is used for the external memory interface and push-pull capability is required, external pull-ups resistors in the 1 to 5 k $\Omega$  range can be added to each port pin. The pull-ups should be connected to VIO.

Resolution: Fixed in Revision B.

4. **Description**: The CAN Interface 2 registers are not accessible on Revision A devices.

**Impacts**: All CAN communication must use Interface 1 on Revision A devices.

Workaround: The firmware can use Interface 1 to access all message objects.

**Resolution**: Fixed in Revision B.

5. **Description**: The following "32-bit" CAN registers have a misaligned organization that appears as a 1-bit left shift from the expected alignment as described in the Bosch CAN User's Guide. The affected registers are as follows:

```
CANOMV1H:CANOMV1L (Message Valid 1 Register)
CANOMV2H:CANOMV2L (Message Valid 2 Register)
```

```
CANOIP1H:CANOIP1L (Interrupt Pending 1 Register)
CANOIP2H:CANOIP2L (Interrupt Pending 2 Register)
```

CANOTR1H:CANOTR1L (Transmission Request 1 Register) CANOTR2H:CANOTR2L (Transmission Request 2 Register)

```
CANOND1H:CANOND1L (New Data 1 Register)
CANOND2H:CANOND2L (New Data 2 Register)
```

The Bosch CAN User's Guide documents the bit organization for all of these registers as follows:

Register 1 (16-9 : 8-1) Register 2 (32-25 : 24-17) On Revision A devices, the bit organization for these four sets of registers is as follows:

```
Register 1 (15-8 : 7-1, 32)
Register 2 (31-24 : 23-16)
```

**Impacts**: Firmware must be aware of the bit-shift with Revision A devices.

<u>Example 1</u>: In Revision A devices, if new data is available in message object 2, the New Data registers will read as follows:

```
CANOND1L = 0 \times 04
CANOND1H = 0 \times 00
CANOND2L = 0 \times 00
CANOND2H = 0 \times 00
```

On Revision B devices, with new data available for message object 2, the New Data registers will read as follows:

```
CANOND1L = 0 \times 02
CANOND1H = 0 \times 00
CANOND2L = 0 \times 00
CANOND2H = 0 \times 00
```

<u>Example 2</u>: In Revision A devices, sending data through message object 32 will set the Transmission Request registers as follows:

```
CANOTR1L = 0 \times 01
CANOTR1H = 0 \times 00
CANOTR2L = 0 \times 00
CANOTR2H = 0 \times 00
```

On Revision B devices, sending data through message object 32 will set the Transmission Request registers as follows:

```
CANOTR1L = 0 \times 00
CANOTR1H = 0 \times 00
CANOTR2L = 0 \times 00
CANOTR2H = 0 \times 80
```

**Workaround**: The firmware for Revision A devices can interpret these four sets of data as documented above. All of the message objects are still properly represented in these registers. The following example C code shows how to shift the registers to match the alignment presented in the Bosch Can User's Guide:

Resolution: On Revision B devices, the bit alignment matches the Bosch CAN User's Guide.

6. **Description**: The /RST pin is not pulled low upon a VDD monitor reset.

**Impacts**: External devices depending on this behavior of the /RST pin will not be informed of the VDD monitor reset. The device is still reset internally as expected.

**Workaround**: If the reset of the MCU must be coordinated with the reset of another device, the MCU can check RSTSRC register at the beginning of firmware and toggle a GPIO pin if the source of the last reset was a Power-On or VDD Monitor reset.

Resolution: Fixed in Revision B.

7. **Description**: Setting the SMBTOE bit in the SMB0CF register has no effect.

**Impacts**: The SMBus SCL Timeout detection is not available. Timer 3 will not automatically reload when SCL is high to prevent a timeout interrupt, even when timeout detection is enabled by setting SMBTOE.

Workaround: SCL can be tied to another GPIO pin that is monitored by the MCU manually through firmware to check for a timeout.

Resolution: Fixed in Revision B.

- Description: The Address Hardware Acknowledge mechanism of the SMBus peripheral can cause an
  unexpected SMBus interrupt or cause an incorrect SMBus state transition. The behavior depends on the
  EXTHOLD bit in the SMB0CF register.
  - a) When Hardware Acknowledge is enabled (EHACK = 1b, SMB0ADM) and SDA setup and hold times are not extended (EXTHOLD = 0, SMB0CF), the SMBus hardware will generate an SMBus interrupt, whether or not the address on the bus matches the hardware address match conditions. The expected behavior is that an interrupt is only generated when the address matches. When the MCU enters the interrupt service routine, the SMBus peripheral will be in the appropriate state and indicate the reception of a slave address.
  - b) When Hardware Acknowledge is enabled (EHACK = 1b, SMB0ADM) and SDA setup and hold times are extended (EXTHOLD = 1, SMB0CF) the SMBus hardware will incorrectly clear the Start bit (STA) on reception of a slave address, which causes the firmware to interpret the state as the "Slave Receiver -- Data Byte received" state. This will only happen when the address match conditions determined by the SMB0ADR and SMB0MASK registers are met by the address presented on the bus.
  - c) When Hardware Acknowledge is enabled (EHACK = 1b, SMB0ADM) and the ACK bit is set to 1, an unaddressed slave may cause interference on the SMBus by driving SDA low during an ACK cycle. The ACK bit may be set to 1 if any device on the bus generates an ACK.

## Impacts:

- a) Once the CPU enters the interrupt service routine, SCL will be asserted low until SI is cleared. Incompliant SMBus masters that do not support SCL clock stretching will not recognize that the clock is being stretched. If the received address does not match the conditions of SMB0ADR and SMB0MASK, the slave will generate a NACK. If the CPU issues a write to SMB0DAT, it will have no effect on the bus. No data collisions will occur.
- b) Once the hardware has matched an address and entered the interrupt service routine, the firmware will not be able to use the Start bit to distinguish between the reception of an address byte versus the reception of a data byte. However, the hardware will still correctly acknowledge the address byte (SLA+R/W).
- c) The SMBus master and addressed slave are not able to generate a NACK since the unaddressed slave is holding SDA low during the ACK cycle. There is a potential for the SMBus to lock up.

#### Workaround:

- a) The SMBus interrupt service routine should verify an address when it is received and clear SI as soon as possible if the address does not match.
- b) It is recommended that setup and hold times should not be extended when Hardware Acknowledge is enabled. Contact MCU Apps support at <a href="http://www.silabs.com/support">http://www.silabs.com/support</a> for alternate workarounds if these two features are required.
- c) Schedule a timer interrupt to clear the ACK bit at an interval shorter than 7 bit periods when the slave is not being addressed. For example, on a 400 kHz SMBus, the ACK bit should be cleared every 17.5  $\mu$ s (or at 1/7 the bus frequency, 57 kHz).

As soon as a matching slave address is detected, the timer which clears the ACK bit should be stopped and its interrupt flag cleared. The timer should be re-started once a stop condition is detected.

Contact MCU Apps support at <a href="http://www.silabs.com/support">http://www.silabs.com/support</a> for a code example demonstrating this workaround.

9. **Description**: When writing or erasing Flash from application firmware, the lower four bits of the FLSCL register must be set to 0010b instead of 0000b as stated in the data sheet. This ensures that the Flash is programmed properly.

**Impact**: The Flash Write and Erase times are extended when FLSCL is written to 0010b. The extended times are as follows:

| Parameters       | Conditions          | Min | Тур | Max | Units |
|------------------|---------------------|-----|-----|-----|-------|
| Erase Cycle Time | 25 MHz System Clock | 28  | 30  | 45  | ms    |
| Write Cycle Time | 25 MHz System Clock | 79  | 84  | 125 | μs    |

Workaround: None.

Resolution: None.

10. **Description**: The required supply current to operate Comparator 0 or 1 in mode 2 may exceed the maximum limit specified in the data sheet (revision 1.0).

**Impact**: Table 5.12 of the data sheet (revision 1.0) indicates that the Maximum Supply Current at dc for Comparator 0 and Comparator 1 in mode 2 is 5  $\mu$ A. The actual measured current may be as high as 7.5  $\mu$ A.

Workaround: None.

Resolution: Data sheet revision 1.0 will be revised to reflect the new maximum limit of 7.5 μA.

11. **Description**: The required supply current of the clock multiplier when it is locked may exceed the maximum limit specified in the data sheet (revision 1.0).

**Impact**: Table 5.7 of the data sheet (revision 1.0) indicates that the Maximum Power Supply Current for the clock multiplier is 1.65 mA. The actual measured current may be as high as 2.1 mA.

Workaround: None.

Resolution: Data sheet revision 1.0 will be revised to reflect the new maximum limit of 2.1 mA.

12. **Description**: The serial numbers registers SN0–SN3 are not programmed with a unique serial number.

**Impact**: On Revision A devices, firmware using the serial number to uniquely identify devices will read the value 0x01020304.

Workaround: None.

**Resolution**: On Revision B devices, each device is programmed with a unique serial number.

13. Description: There is an interaction between the VDD Monitor and the Voltage Regulator that causes some devices to be held in reset. The VDD Monitor threshold has a low setting (default) and a high setting. The VDD Monitor threshold setting is persistent after all device resets except for a power-on reset. The Voltage Regulator output is self-calibrated after a device is released from reset.

On the affected devices, the uncalibrated Voltage Regulator output is below the high VDD monitor threshold. On these devices, with the VDD Monitor configured to the high threshold and enabled as a reset source, when a reset occurs, the device is held in reset by the VDD Monitor until a power-on reset. The uncalibrated Voltage Regulator output triggers the VDD Monitor to hold the device in reset, preventing the calibration sequence of the regulator.

## Workaround:

## A. Preventing the Issue

One option to prevent this issue is to not use the high setting for the VDD Monitor in conjunction with the internal regulator. Note that the high setting for the VDD Monitor is required to perform in-application Flash programming. If in-application Flash programming is required, perform the following steps:

- 1. Disable the VDD Monitor as a reset source in SFR RSTSRC.
- 2. Configure the VDD Monitor to the high threshold using SFR VDDMON.
- 3. Wait for the required VDD monitor stabilization time.
- 4. Check the VDDSTAT bit in VDDMON to confirm that the VDD voltage is above the threshold.
- 5. If the VDD voltage is above the threshold, enable the VDD Monitor as a reset source in RSTSRC.
- 6. Perform the Flash write/erase.
- 7. Disable the VDD Monitor as a reset source.
- 8. Configure the VDD Monitor to the low threshold.
- 9. Re-enable the VDD Monitor as a reset source in RSTSRC.

Contact MCU Applications at <a href="https://www.silabs.com/support">www.silabs.com/support</a> for example firmware.

The issue is also preventable by using an external voltage source for VDD instead of the output of the Voltage Regulator. When an external voltage source is used for VDD, firmware should disable the internal voltage regulator. In this configuration, it is safe to set the VDD Monitor to the high threshold.

## B. Recovering a Device

On the affected devices, it is not possible to connect to or reprogram the MCU using the Silicon Labs IDE once firmware is loaded that sets the VDD monitor to the high threshold. The Silicon Labs IDE C2 connection sequence first resets device before putting the device into the debug state. This C2 reset triggers the issue, preventing the IDE from connecting to the device.

To recover a device that will not connect to the Silicon Labs IDE due to this issue, override the regulator using an external voltage supply. Use an external voltage supply that is higher than the high VDD monitor threshold. This will prevent the supply monitor from holding the device in reset, and the Silicon Labs IDE can then connect to the device and erase code space using the Tools  $\rightarrow$  Erase Code Space menu option.

Another option to recover a device is to use the Silicon Labs Device Erase program. Contact MCU Applications at <a href="https://www.silabs.com/support">www.silabs.com/support</a> to obtain the program.

**Resolution**: The next revision of the C8051F50x/51x data sheet will include details of the issue and the workarounds. The current version of the data sheet is Revision 1.0.